Design and Analysis of Asynchronous Sampling Duty Cycle Corrector
This paper presents a duty cycle correction scheme based on asynchronous sampling and associated settling analysis. The proposed duty cycle corrector circuit consumes less power and area compared to other corrector circuits due to the low-frequency operation of asynchronous sampling. However, the se...
Guardado en:
Autores principales: | Gijin Park, Jaeduk Han, Woorham Bae |
---|---|
Formato: | article |
Lenguaje: | EN |
Publicado: |
MDPI AG
2021
|
Materias: | |
Acceso en línea: | https://doaj.org/article/00fc41f141dc4412a5e4a2a3aa82276b |
Etiquetas: |
Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
|
Ejemplares similares
-
A 6.89-MHz 143-nW MEMS Oscillator Based on a 118-dBΩ Tunable Gain and Duty-Cycle CMOS TIA
por: Ahmed Kira, et al.
Publicado: (2021) -
Distributed Secondary Voltage Control for DC Microgrids with Consideration of Asynchronous Sampling
por: Guannan Lou, et al.
Publicado: (2021) -
THE PERCEPTION OF TEACHERS ABAUT ON DUTY
por: Şehmus ORAL, et al.
Publicado: (2019) -
Disclosure duties in insurance contract
por: Ivančević Katarina B.
Publicado: (2021) -
A Regulated Pulse Current Driver with Spread Spectrum Clock Generator
por: Ming-Shian Lin
Publicado: (2021)