Design and Analysis of Asynchronous Sampling Duty Cycle Corrector
This paper presents a duty cycle correction scheme based on asynchronous sampling and associated settling analysis. The proposed duty cycle corrector circuit consumes less power and area compared to other corrector circuits due to the low-frequency operation of asynchronous sampling. However, the se...
Enregistré dans:
Auteurs principaux: | Gijin Park, Jaeduk Han, Woorham Bae |
---|---|
Format: | article |
Langue: | EN |
Publié: |
MDPI AG
2021
|
Sujets: | |
Accès en ligne: | https://doaj.org/article/00fc41f141dc4412a5e4a2a3aa82276b |
Tags: |
Ajouter un tag
Pas de tags, Soyez le premier à ajouter un tag!
|
Documents similaires
-
A 6.89-MHz 143-nW MEMS Oscillator Based on a 118-dBΩ Tunable Gain and Duty-Cycle CMOS TIA
par: Ahmed Kira, et autres
Publié: (2021) -
Distributed Secondary Voltage Control for DC Microgrids with Consideration of Asynchronous Sampling
par: Guannan Lou, et autres
Publié: (2021) -
THE PERCEPTION OF TEACHERS ABAUT ON DUTY
par: Şehmus ORAL, et autres
Publié: (2019) -
Disclosure duties in insurance contract
par: Ivančević Katarina B.
Publié: (2021) -
A Regulated Pulse Current Driver with Spread Spectrum Clock Generator
par: Ming-Shian Lin
Publié: (2021)