Design and Implementation of High Frequency and Low-Power Phase-locked Loop
Phase-locked loop (PLL) operates at a high frequency and due to the increased switching rate of the circuits, the power consumption is high. Designing a PLL which consumes less power without compromising the frequency of operation is essential. The sub-components of PLL such as the phase frequency d...
Guardado en:
Autores principales: | Premananda B. S., Dhanush T. N., Vaishnavi S. Parashar, D. Aneesh Bharadwaj |
---|---|
Formato: | article |
Lenguaje: | EN |
Publicado: |
Universidade do Porto
2021
|
Materias: | |
Acceso en línea: | https://doaj.org/article/0398a13a4bf94cf58812ac692f8ac491 |
Etiquetas: |
Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
|
Ejemplares similares
-
CMOS voltage-controlled oscillator with high-performance MEMS tunable inductor
por: Uikyu Chae, et al.
Publicado: (2021) -
Modeling and frequency characteristic analysis of DSOGI-PLL in dq reference frame
por: Yongxin Zhang, et al.
Publicado: (2021) -
Performance enhancement of DSOGI-PLL with a simple approach in grid-connected applications
por: Fehmi Sevilmiş, et al.
Publicado: (2022) -
Analysis of High-Failure Mechanism Based on Gate-Controlled Device for Electro-Static Discharge Protection
por: Yang Wang, et al.
Publicado: (2020) -
STAMP: A Real-Time and Low-Power Sampling Error Based Stochastic Number Generator
por: Mahmut Burak Karadeniz, et al.
Publicado: (2021)