Design and Optimization of 2.1 mW ULP Doherty Power Amplifier with Interstage Capacitances Using 65 nm CMOS Technology
This research proposed the design and calculations of ultra-low power (ULP) Doherty power amplifier (PA) using 65 nm CMOS technology. Both the main and the peaking amplifiers are designed and optimized using equivalent lumped parameters and power combiner models. The operation has been performed in...
Guardado en:
Autores principales: | Muhammad Ovais Akhter, Najam Muhammad Amin |
---|---|
Formato: | article |
Lenguaje: | EN |
Publicado: |
Hindawi Limited
2021
|
Materias: | |
Acceso en línea: | https://doaj.org/article/5411880381d84677a173c7f9d8958780 |
Etiquetas: |
Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
|
Ejemplares similares
-
Design of a Wideband dB-Linear Variable Gain Amplifier With Continuous Gain Adjusting in 90-nm CMOS Technology
por: Chenxuan Fan, et al.
Publicado: (2021) -
Radiation-Tolerant All-Digital PLL/CDR with Varactorless LC DCO in 65 nm CMOS
por: Stefan Biereigel, et al.
Publicado: (2021) -
An RF Stress-Based Thermal Shock Test Method for a CMOS Power Amplifier
por: Shaohua Zhou, et al.
Publicado: (2021) -
A CMRR enhancement circuit by employing auxiliary buffer of capacitively coupled instrumentation amplifier for neural signal recording
por: Longbin Zhu, et al.
Publicado: (2021) -
Analog CMOS Readout Channel for Time and Amplitude Measurements With Radiation Sensitivity Analysis for Gain-Boosting Amplifiers
por: T. Sanchez-Rodriguez, et al.
Publicado: (2021)