Design and Optimization of 2.1 mW ULP Doherty Power Amplifier with Interstage Capacitances Using 65 nm CMOS Technology

This research proposed the design and calculations of ultra-low power (ULP) Doherty power amplifier (PA) using 65 nm CMOS technology. Both the main and the peaking amplifiers are designed and optimized using equivalent lumped parameters and power combiner models. The operation has been performed in...

Full description

Saved in:
Bibliographic Details
Main Authors: Muhammad Ovais Akhter, Najam Muhammad Amin
Format: article
Language:EN
Published: Hindawi Limited 2021
Subjects:
Online Access:https://doaj.org/article/5411880381d84677a173c7f9d8958780
Tags: Add Tag
No Tags, Be the first to tag this record!