Assessment of Two-Dimensional Materials-Based Technology for Analog Neural Networks

Embedding advanced cognitive capabilities in battery-constrained edge devices requires specialized hardware with new circuit architecture and—in the medium/long term—new device technology. We evaluate the potential of recently investigated devices based on 2-D materials for the...

Descripción completa

Guardado en:
Detalles Bibliográficos
Autores principales: Maksym Paliy, Sebastiano Strangio, Piero Ruiu, Giuseppe Iannaccone
Formato: article
Lenguaje:EN
Publicado: IEEE 2021
Materias:
Acceso en línea:https://doaj.org/article/913fd2d8c30e4ac4b2a9d43aad822ebd
Etiquetas: Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
Descripción
Sumario:Embedding advanced cognitive capabilities in battery-constrained edge devices requires specialized hardware with new circuit architecture and&#x2014;in the medium/long term&#x2014;new device technology. We evaluate the potential of recently investigated devices based on 2-D materials for the realization of analog deep neural networks (DNNs), by comparing the performance of neural networks based on the same circuit architecture using three different device technologies for transistors and analog memories. As a reference result, it is included in the comparison also an implementation on a standard 0.18 <inline-formula> <tex-math notation="LaTeX">$\mu \text{m}$ </tex-math></inline-formula> CMOS technology. Our architecture of choice makes use of current-mode analog vector-matrix multipliers (VMMs) based on programmable current mirrors (CMs) consisting of transistors and floating-gate non-volatile memories. We consider experimentally demonstrated transistors and memories based on a monolayer molybdenum disulfide channel and ideal devices based on heterostructures of multilayer&#x2013;monolayer PtSe<sub>2</sub>. Following a consistent methodology for device-circuit co-design and optimization, we estimate the layout area, energy efficiency, and throughput as a function of the equivalent number of bits (ENOB), which is strictly correlated with classification accuracy. System-level tradeoffs are apparent: for a small ENOB experimental MoS<sub>2</sub> floating-gate devices are already very promising; in our comparison, a larger ENOB (7 bits) is only achieved with CMOS, signaling the necessity to improve linearity and electrostatics of devices with 2-D materials.