Analysis of High-Failure Mechanism Based on Gate-Controlled Device for Electro-Static Discharge Protection
As semiconductor process continues to advance, the miniaturization of feature sizes places higher demands on high-failure electro-static discharge (ESD) applications. This article explores the connection between the physical structure of a device-level silicon controlled rectifier (SCR) and high-fai...
Guardado en:
Autores principales: | Yang Wang, Xiangliang Jin, Yan Peng, Jun Luo, Zeyu Zhong, Jun Yang |
---|---|
Formato: | article |
Lenguaje: | EN |
Publicado: |
IEEE
2020
|
Materias: | |
Acceso en línea: | https://doaj.org/article/c25fca2cf82d4c759b04bbbec80ebe52 |
Etiquetas: |
Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
|
Ejemplares similares
-
STAMP: A Real-Time and Low-Power Sampling Error Based Stochastic Number Generator
por: Mahmut Burak Karadeniz, et al.
Publicado: (2021) -
A Highly Efficient and Linear mm-Wave CMOS Power Amplifier Using a Compact Symmetrical Parallel–Parallel Power Combiner With IMD3 Cancellation for 5G Applications
por: Hyunjin Ahn, et al.
Publicado: (2021) -
An RF Stress-Based Thermal Shock Test Method for a CMOS Power Amplifier
por: Shaohua Zhou, et al.
Publicado: (2021) -
Arreglo de Microelectrodos Planares con Procesos CMOS Estándar (Semiconductor Complementario Metal-Oxido)
por: López,Francisco, et al.
Publicado: (2011) -
CMOS voltage-controlled oscillator with high-performance MEMS tunable inductor
por: Uikyu Chae, et al.
Publicado: (2021)