All‐digital built‐in self‐test scheme for charge‐pump phase‐locked loops
Abstract Charge‐pump phase‐locked loop (CP‐PLL) is widely used to generate timing signals in systems on chips (SoCs). However, the number of cores embedded in SoCs, the limited I/O port resources and the cost of external test equipment lead to the increase of test complexity and cost. An all‐digital...
Saved in:
Main Authors: | Lanhua Xia, Jifei Tang |
---|---|
Format: | article |
Language: | EN |
Published: |
Wiley
2021
|
Subjects: | |
Online Access: | https://doaj.org/article/f4a029022d09420b8f6679a40282f41d |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Encoding Crime and Punishment in TEI: The Digital Processing of Early Modern Broadsheets from Vienna
by: Claudia Resch, et al.
Published: (2019) -
Influence of Phase Change Material Physicochemical Properties on the Optimum Fin Structure in Charging Enhancement
by: Benli Peng, et al.
Published: (2021) -
Research and Implementation of Fast-LPRNet Algorithm for License Plate Recognition
by: Zhichao Wang, et al.
Published: (2021) -
Signatures of Transient Overvoltages in Low Voltage Power Systems in Tea Factories and Their Implications on Insulation Deterioration and Allied Power Quality Issues
by: Earl A. R. L. Pannila, et al.
Published: (2021) -
Editorial Introduction to Issue 7 of the Journal of the Text Encoding Initiative
by: Susan Schreibman
Published: (2014)