Racing BIKE: Improved Polynomial Multiplication and Inversion in Hardware
BIKE is a Key Encapsulation Mechanism selected as an alternate candidate in NIST’s PQC standardization process, in which performance plays a significant role in the third round. This paper presents FPGA implementations of BIKE with the best area-time performance reported in literature. We optimize...
Enregistré dans:
Auteurs principaux: | Jan Richter-Brockmann, Ming-Shing Chen, Santosh Ghosh, Tim Güneysu |
---|---|
Format: | article |
Langue: | EN |
Publié: |
Ruhr-Universität Bochum
2021
|
Sujets: | |
Accès en ligne: | https://doaj.org/article/2e316b33aa4143dcb95734bcd0b41ecd |
Tags: |
Ajouter un tag
Pas de tags, Soyez le premier à ajouter un tag!
|
Documents similaires
-
A Compact and High-Performance Hardware Architecture for CRYSTALS-Dilithium
par: Cankun Zhao, et autres
Publié: (2021) -
A Constant-time AVX2 Implementation of a Variant of ROLLO
par: Tung Chou, et autres
Publié: (2021) -
Neon NTT: Faster Dilithium, Kyber, and Saber on Cortex-A72 and Apple M1
par: Hanno Becker, et autres
Publié: (2021) -
Automated Generation of Masked Hardware
par: David Knichel, et autres
Publié: (2021) -
VITI: A Tiny Self-Calibrating Sensor for Power-Variation Measurement in FPGAs
par: Brian Udugama, et autres
Publié: (2021)