CMOS-compatible synaptic transistor gated by chitosan electrolyte-Ta2O5 hybrid electric double layer
Abstract This study proposes a hybrid electric double layer (EDL) with complementary metal-oxide semiconductor (CMOS) process compatibility by stacking a chitosan electrolyte and a Ta2O5 high-k dielectric thin film. Bio-inspired synaptic transistors with excellent electrical stability were fabricate...
Guardado en:
Autores principales: | Shin-Yi Min, Won-Ju Cho |
---|---|
Formato: | article |
Lenguaje: | EN |
Publicado: |
Nature Portfolio
2020
|
Materias: | |
Acceso en línea: | https://doaj.org/article/73c82aed11704c388acfb6091cbb502a |
Etiquetas: |
Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!
|
Ejemplares similares
-
A highly CMOS compatible hafnia-based ferroelectric diode
por: Qing Luo, et al.
Publicado: (2020) -
The electric double layer effect and its strong suppression at Li+ solid electrolyte/hydrogenated diamond interfaces
por: Takashi Tsuchiya, et al.
Publicado: (2021) -
Submicron-scale broadband polarization beam splitter using CMOS-compatible materials
por: Ming-Sheng Lai, et al.
Publicado: (2017) -
Nanoscale triboelectrification gated transistor
por: Tianzhao Bu, et al.
Publicado: (2020) -
Ionic thermoelectric gating organic transistors
por: Dan Zhao, et al.
Publicado: (2017)