CMOS-compatible synaptic transistor gated by chitosan electrolyte-Ta2O5 hybrid electric double layer
Abstract This study proposes a hybrid electric double layer (EDL) with complementary metal-oxide semiconductor (CMOS) process compatibility by stacking a chitosan electrolyte and a Ta2O5 high-k dielectric thin film. Bio-inspired synaptic transistors with excellent electrical stability were fabricate...
Enregistré dans:
Auteurs principaux: | Shin-Yi Min, Won-Ju Cho |
---|---|
Format: | article |
Langue: | EN |
Publié: |
Nature Portfolio
2020
|
Sujets: | |
Accès en ligne: | https://doaj.org/article/73c82aed11704c388acfb6091cbb502a |
Tags: |
Ajouter un tag
Pas de tags, Soyez le premier à ajouter un tag!
|
Documents similaires
-
A highly CMOS compatible hafnia-based ferroelectric diode
par: Qing Luo, et autres
Publié: (2020) -
The electric double layer effect and its strong suppression at Li+ solid electrolyte/hydrogenated diamond interfaces
par: Takashi Tsuchiya, et autres
Publié: (2021) -
Submicron-scale broadband polarization beam splitter using CMOS-compatible materials
par: Ming-Sheng Lai, et autres
Publié: (2017) -
Nanoscale triboelectrification gated transistor
par: Tianzhao Bu, et autres
Publié: (2020) -
Ionic thermoelectric gating organic transistors
par: Dan Zhao, et autres
Publié: (2017)