A 9-Bit 1-GS/s Hybrid-Domain Pseudo-Pipelined SAR ADC Based on Variable Gain VTC and Segmented TDC
This paper presents a 9-bit 1 GS/s successive approximation register (SAR) analog-to-digital converter (ADC). In this hybrid architecture, the pseudo-pipeline operation is realized, which increases the sampling rate effectively. The ADC adopts two key technologies: the variable gain voltage-to-time...
Enregistré dans:
Auteurs principaux: | Suping Bai, Zhi Wan, Peiyuan Wan, Hongda Zhang, Yongkuo Ma, Xiaoyu Zhang, Xu Liu, Zhijie Chen |
---|---|
Format: | article |
Langue: | EN |
Publié: |
MDPI AG
2021
|
Sujets: | |
Accès en ligne: | https://doaj.org/article/982fb08a11f44c34bb2a4a4155d0210d |
Tags: |
Ajouter un tag
Pas de tags, Soyez le premier à ajouter un tag!
|
Documents similaires
-
Linearity Enhancement of VCO-Based Continuous-Time Delta-Sigma ADCs Using Digital Feedback Residue Quantization
par: Moo-Yeol Choi, et autres
Publié: (2021) -
Digitization of analog signals
par: A. V. Zaitsev
Publié: (2021) -
An Average Model of DC–DC Step-Up Converter Considering Switching Losses and Parasitic Elements
par: Marco Faifer, et autres
Publié: (2021) -
Design and Implementation of a New Cuk-Based Step-Up DC–DC Converter
par: Hossein Gholizadeh, et autres
Publié: (2021) -
High-Resolution Waveform Capture Device on a Cyclone-V FPGA
par: Noeloikeau F. Charlot, et autres
Publié: (2021)